# Chapter 2

# COMBINATIONAL CIRCUITS SMALL DESIGNS

## In this Chapter

- Small Combinational Circuits
  - Fewer inputs (e.g.,  $\leq 4$  inputs)
  - Circuits modeled as Truth Tables
  - Circuit minimization techniques
- Circuit implementation options
  - NANDs only
  - NORs only
- Timing diagram
  - Signal propagation delay
  - Understating signal hazards ("glitches")
- Other types of logic gates
- Design examples

#### **Small Combinational Circuits**

- Example: 2-bit unsigned multiplier, P = A \* B
- Block diagram and truth table
  - Labeling of input and output signals
- Implementation options
  - LUT
    - Easier, slower, configurable
  - Logic circuit
    - Faster, less hardware



Figure 2.1

|    | Inp | uts |    |    | Out | puts |    |
|----|-----|-----|----|----|-----|------|----|
| a1 | a0  | b1  | b0 | р3 | p2  | p1   | p0 |
| 0  | 0   | 0   | 0  | 0  | 0   | 0    | 0  |
| 0  | 0   | 0   | 1  | 0  | 0   | 0    | 0  |
| 0  | 0   | 1   | 0  | 0  | 0   | 0    | 0  |
| 0  | 0   | 1   | 1  | 0  | 0   | 0    | 0  |
| 0  | 1   | 0   | 0  | 0  | 0   | 0    | 0  |
| 0  | 1   | 0   | 1  | 0  | 0   | 0    | 1  |
| 0  | 1   | 1   | 0  | 0  | 0   | 1    | 0  |
| 0  | 1   | 1   | 1  | 0  | 0   | 1    | 1  |
| 1  | 0   | 0   | 0  | 0  | 0   | 0    | 0  |
| 1  | 0   | 0   | 1  | 0  | 0   | 1    | 0  |
| 1  | 0   | 1   | 0  | 0  | 1   | 0    | 0  |
| 1  | 0   | 1   | 1  | 0  | 1   | 1    | 0  |
| 1  | 1   | 0   | 0  | 0  | 0   | 0    | 0  |
| 1  | 1   | 0   | 1  | 0  | 0   | 1    | 1  |
| 1  | 1   | 1   | 0  | 0  | 1   | 1    | 0  |
| 1  | 1   | 1   | 1  | 1  | 0   | 0    | 1  |

#### **Logic Gates with Truth Tables**



# Signal Naming Standards

- Active-high signal polarity
  - 1 represents signal is <u>active</u>, <u>asserted</u>, <u>enabled</u>
  - 0, otherwise
  - E.g., signal labeled as x without a pre- or post symbol
- Active-low signal polarity
  - 0 represents signal is active, asserted, enabled
  - 1, otherwise
  - E.g., signal labeled as x, x, or x
    - With a pre- or post-symbol



| _c | x | у |
|----|---|---|
| 0  | 0 | 1 |
| 0  | 1 | 0 |
| 1  | 0 | 0 |
| 1  | 1 | 1 |

**SOP Expressions** 

- Logical expression whose input values produce 1 as output
- Each such input is expressed as a product term

Circuit performs AND-OR logic



0 1 0 1 0 1 1 0 1 1 0 0 1 1 1 1 1 Table 2.3

f

- $f = \bar{x} \, \bar{y} + x \, y$ 
  - product

- Can be implemented with NAND gates
- DeMorgan's theorems convert AND-OR circuit into NAND-only circuit

Theorem 1:

$$\overline{xy} = \overline{x} + \overline{y}$$

Theorem 2:

$$\overline{x+y} = \bar{x} \; \bar{y}$$



## **POS Expressions**

- Based on input values that produce 0 for f (an output)
  - Same input values produce 1 for  $\overline{f}$
- Find expression for f by complementing f
- Each such input is expressed as a sum term

$$f = (x + \bar{y})(\bar{x} + y)$$

Circuit performs OR-AND logic



SOP of 
$$\bar{f} = \bar{x} y + x \bar{y}$$

Can be implemented with NOR gates

$$f = (\bar{x} \, y)(\bar{x} \, \bar{y})$$

- De Morgan's theorems convert OR-AND circuit into NORonly circuit only circuit
- Also can use signal negation with Dual principle

Dual of 
$$\bar{f} = (\bar{x} + y)(x + \bar{y})$$



## **Show mathematically**

NAND implementation

$$f = \overline{\bar{f}} \qquad \qquad f = \overline{\overline{x} \, \overline{y} + x \, y}$$

Theorem 2
$$\overline{x+y} = \bar{x} \; \bar{y}$$

$$f = \overline{(\overline{x}\ \overline{y})(\overline{x}\ y)}$$
NAND NAND

NAND, again

NOR implementation

$$f = (x + \bar{y})(\bar{x} + y) = \overline{(x + \bar{y})(\bar{x} + y)} = \overline{(x + \bar{y})} + \overline{(\bar{x} + y)}$$
NOR NOR
NOR, again

## **Canonical Expression**

$$g = \bar{x}\bar{y}\bar{z} + \bar{x}\bar{y}z + xy\bar{z} + xyz$$

 $f = x\bar{y} + \bar{x}z + xyz$ 

Canonical, every term has all the variable names

Non-Canonical

#### Min Terms vs. Canonical expression

For example, 
$$g(x, y, z) = \sum (0, 1, 6, 7)$$

$$g(x, y, z) = \sum ((000)2, (001)2, (110)2, (111)2)$$

$$g = \bar{x}\bar{y}\bar{z} + \bar{x}\bar{y}z + xy\bar{z} + xyz$$

|   |    | lnn | uts |    |    | Out | puts |    |
|---|----|-----|-----|----|----|-----|------|----|
|   | a1 | a0  | b1  | ь0 | р3 | p2  | p1   | р0 |
|   | 0  | 0   | 0   | 0  | 0  | 0   | 0    | 0  |
|   | 0  | 0   | 0   | 1  | 0  | 0   | 0    | 0  |
|   | 0  | 0   | 1   | 0  | 0  | 0   | 0    | 0  |
|   | 0  | 0   | 1   | 1  | 0  | 0   | 0    | 0  |
|   | 0  | 1   | 0   | 0  | 0  | 0   | 0    | 0  |
|   | 0  | 1   | 0   | 1  | 0  | 0   | 0    | 1  |
|   | 0  | 1   | 1   | 0  | 0  | 0   | 1    | 0  |
|   | 0  | 1   | 1   | 1  | 0  | 0   | 1    | 1  |
|   | 1  | 0   | 0   | 0  | 0  | 0   | 0    | 0  |
|   | 1  | 0   | 0   | 1  | 0  | 0   | 1    | 0  |
| 0 | 1  | 0   | 1   | 0  | 0  | 1   | 0    | 0  |
| 1 | 1  | 0   | 1   | 1  | 0  | 1   | 1    | 0  |
| 1 | 1  | 1   | 0   | 0  | 0  | 0   | 0    | 0  |
|   | 1  | 1   | 0   | 1  | 0  | 0   | 1    | 1  |
| 4 | 1  | 1   | 1   | 0  | 0  | 1   | 1    | 0  |
|   | 1  | 1   | 1   | 1  | 1  | 0   | 0    | 1  |

$$p2(a1, a0, b1, b0) = \sum (10, 11, 14)$$

## Why minimize logic expressions

- Eliminates redundancies
- Requires fewer gates
- Fewer inputs per gates
- Less wire
- Less power usage
- Reduces circuit delay
- Lowers Manufacturing cost

#### How many gates and types for SOP?

#### Canonical SOP:

4 NOTs, four 3-input ANDs, one 4-input OR.

#### Minimal SOP:

One NOT. two 2-input AND, one 2-input OR

#### Implement with NAND gates

Canonical SOP: 
$$f = x yz + x yz + xyz + xyz$$

Minimal SOP: f = xz + xy



#### Implement with NOR gates

Canonical POS: 
$$f = (x + y + z)(x + y + z)(x + y + z)(x + y + z)(x + y + z)$$

Minimal POS: f = (x + z)(x + y)



| X | у | Z | f |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 |

# Karnaugh map (K-Map) Layouts

| yz:  | 00 | 01 | 11 | 10 |
|------|----|----|----|----|
| x: 0 | 0  | 1  | 3  | 2  |
| 1    | 4  | 5  | 7  | 6  |

 $2 \times 4$ 

|       |     | Z: | 0 | 1 |
|-------|-----|----|---|---|
|       | xy: | 00 | 0 | 1 |
| 4 × 2 |     | 01 | 2 | 3 |
|       |     | 11 | 6 | 7 |
|       |     | 10 | 4 | 5 |

 $4 \times 4$ 

|     | yz: | 00 | 01 | 11 | 10 |
|-----|-----|----|----|----|----|
| wx: | 00  | 0  | 1  | 3  | 2  |
|     | 01  | 4  | 5  | 7  | 6  |
|     | 11  | 12 | 13 | 15 | 14 |
|     | 10  | 8  | 9  | 11 | 10 |

### **SOP and POS K-maps**

| yz:  | 00 | 01 | 11 | 10 |
|------|----|----|----|----|
| x: 0 |    |    |    | 1  |
| 1    |    |    | 1  | 1  |

| yz:  | 00 | 01 | 11 | 10 |
|------|----|----|----|----|
| x: 0 | 0  | 0  | 0  |    |
| 1    | 0  | 0  |    |    |

$$g(x, y, z) = \sum (2, 6, 7)$$

$$g(x, y, z) = \Pi(0, 1, 3, 4, 5)$$

SOP

POS

### **Minimizing SOP Expressions**

$$\sum (2,3,6,7) = \bar{x}y\bar{z} + \bar{x}yz + xy\bar{z} + xyz$$

$$= \bar{x}y(\bar{z}+z) + xy(\bar{z}+z) \qquad \text{Factor out smaller terms and simplify}$$

$$= \bar{x}y + xy \qquad \qquad \text{Factor out y and simplify}$$

$$= y(\bar{x}+x) \qquad \qquad \text{Simplify}$$

$$= y$$

| yz:  | 00 | 01 | 11 | 10 |
|------|----|----|----|----|
| x: 0 |    |    | 1  | 1  |
| 1    |    |    | 1  | 1  |

Each pair of adjacent terms reduces to a simplified expression with one less variable.

## K-Map Minimization Rules

- 1) Min/max terms that differ in only one bit are adjacent (an Implicant). A K-map is assumed to wrap around on both sides.
- 2) A set of adjacent min/max terms may be combined to form a large group (a Prime Implicant). The number of terms in each group must be powers of 2
  - e.g., 2, 4, 8, or 16 terms.
- 3) Each group of min/max terms must contain at least a single term that doesn't belong to any other group (no redundant groups), an Essential Prime Implicant
- 4) All terms must be grouped.

# More K-map Examples (no slides)

## Don't-Care Signal values

Example: Displaying BCD numbers

|   | Inputs |   |   |    | Out | puts |    |    |    |    |
|---|--------|---|---|----|-----|------|----|----|----|----|
| W | x      | У | Z | fa | fb  | fc   | fd | fe | ff | fg |
| 0 | 0      | 0 | 0 | 1  | 1   | 1    | 1  | 1  | 1  | 0  |
| 0 | 0      | 0 | 1 | 0  | 1   | 1    | 0  | 0  | 0  | 0  |
| 0 | 0      | 1 | 0 | 1  | 1   | 0    | 1  | 0  | 1  | 1  |
| 0 | 0      | 1 | 1 | 1  | 1   | 1    | 1  | 0  | 0  | 1  |
| 0 | 1      | 0 | 0 | 0  | 1   | 1    | 0  | 1  | 0  | 1  |
| 0 | 1      | 0 | 1 | 1  | 0   | 1    | 1  | 1  | 0  | 1  |
| 0 | 1      | 1 | 0 | 1  | 0   | 1    | 1  | 1  | 1  | 1  |
| 0 | 1      | 1 | 1 | 1  | 1   | 1    | 1  | 0  | 0  | 0  |
| 1 | 0      | 0 | 0 | 1  | 1   | 1    | 1  | 1  | 1  | 1  |
| 1 | 0      | 0 | 1 | 1  | 1   | 1    | 0  | 1  | 1  | 1  |
| 1 | 0      | 1 | 0 |    |     |      |    |    |    |    |
| 1 | 0      | 1 | 1 |    |     |      | 0  |    |    |    |
| 1 | 1      | 0 | 0 |    |     |      |    |    |    |    |
| 1 | 1      | 0 | 1 |    |     |      |    |    |    |    |
| 1 | 1      | 1 | 0 |    |     |      |    |    |    |    |
| 1 | 1      | 1 | 1 |    |     |      |    |    |    |    |

A 7-segment display unit and converter



Assuming that w, x, y, and z will not exceed 9, what should we enter in the table for inputs 10 through 15?

### K-Map with Don't Cares

$$f(w, x, y, z) = \Sigma (1, 9, 14) + \Sigma_d (3, 7, 11)$$



$$f(w, x, y, z) = \overline{x}z + wxy\overline{z}$$

#### **Logic Minimization Algorithm**

- Based on K-Map minimization technique
  - 1. Compare neighboring min/max terms two at a time (e.g., 0000 with 0001) to produce all Implicants
  - 2. Write the Implicant with a dash (e.g., 000-) for the bit that changes
  - 3. Repeat steps 1 and 2 for neighboring terms with matching dashes (e.g., 000- with 100- to get -00-)
  - 4. Prime implicants: Repeat step 3 until all prime implicants are identified
  - 5. Essential prime implicants: Choose a minimum set among the prime implicants

#### **Minimization Software**

 $f(w, x, y, z) = \Sigma (0, 2, 3, 4, 5, 6, 7, 8, 10, 12, 13)$ 

#### **Input File**

```
#Inputs: 4, Outputs: 1
.i 4
.0 1
#Input labels
.ilb w x y z
#output bit label
.ob f
#list of min-terms separated by space and a single output bit separated
by a tab
0000
0010
0011
0100
0101
0110
0111
1000
1010
1100
1101
#end of list
.e
```

#### Output

```
#Inputs: 4, Outputs: 1
#Input signal labels
#output bit label
#list of min-terms and output
#end of list
.i 4
.o 1
.ilb w x y z
.ob f
.p 3
-10- 1
-0-0 1
0-1- 1
.e
```



## **Circuit Timing Diagram**

- 1. Circuits have gate and signal wire delays
- 2. Gates may have different output signal rise and fall times
- 3. Circuits have different signal paths from inputs to outputs
- These may result in signals reaching each gate at different times
- Can cause unwanted signal change (glitch) at some outputs
- Must wait for the longest signal propagation delay before the output(s) of a circuit can be used (e.g., stored in a register)

#### Circuit Fan-In and Fan-Out

- Fan-in: Number of gate inputs
- Fan-out: Number of places a gate output can connect to
- Buffer gate to increase a gate's fan-out



#### **Other Gates**

- Open collector (o.c.) buffer
  - Application: Wired-logic with a large fan-in
    - E.g., wired-AND or wired-OR logic
  - Many application areas
- Tri-state buffer
  - Used to create a bus for multiple modules to transmit data
  - Modules not outputting to the bus should be electrically isolated

|     |       | е | In | Out |
|-----|-------|---|----|-----|
| е — |       | 0 | 0  | Z   |
| In  | Out . | 0 | 1  | Z   |
|     |       | 1 | 0  | 0   |
|     |       | 1 | 1  | 1   |

# Small combinational design examples

- Full-adder circuit
- Multiplexer circuit
  - Selects data one from 2 or more inputs
- Decoder circuit
  - Translates an input value to a corresponding signal
- Encoder circuit
  - Translates an active input signal to a corresponding signal number

## Logic Implementation

- ASIC (application specific integrated chip)
- FPGA (Field Programmable Gate Arrays)



Altera FPGA board

